## National University of Computer and Emerging Sciences, Lahore Campus

| ONAL UNIVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Course Name: | Advance Computer Architecture | Course Code: | EE502    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------|--------------|----------|
| ENDES AL LINES OF THE STATE OF | Program:     | MS (Computer Science)         | Semester:    | Fall2018 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Duration:    | 3 hours                       | Total Marks: | 70       |
| ES OF THE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Paper Date:  | 26-12-2018                    | Weight       | 50       |
| WINIBOU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Exam Type:   | Final                         | Page(s):     | 8        |

| Student: Na  | ame:                                                              | Roll No                   | Section:                        |
|--------------|-------------------------------------------------------------------|---------------------------|---------------------------------|
| Instruction: | <ol> <li>Attempt all question in the provide attached.</li> </ol> | ded space. You can use ro | ugh sheets but it should not be |
|              | 2. If you think some information is r                             | missing, write assumption | and solve accordingly.          |

### **Question 1a [10+4+6]** (Multiple options can be selected in each question)

- 1. Which of these modifications would you introduce on a cache to decrease the conflict misses?
  - A. Increase the cache size
  - B. Decrease the cache associativity
  - C. Increase the size of the blocks
  - D. Add a second level of cache
- 2. Which of the following statements regarding pipeline hazards arae TRUE?
  - A. All data hazards can be avoided by forwarding
  - B. An instruction could be dependent on previous store instruction
  - C. Data hazards may cause error in execution result
  - D. Structural hazards occur whenever an instruction depends on another for operand
- 3. Which complications are introduced by out-of-order execution and out-of-order completion?
  - A. WAR and WAW hazards
  - B. Structural hazards
  - C. Exception handling
  - D. Control hazards
- 4. Typically during pipelined execution, the read operation on the register file and the memory is performed during \_\_\_\_\_
  - A. First half of the cycle
  - B. Later half of the cycle
  - C. Any half of the cycle
  - D. Throughout the cycle
- 5. CPU time can be reduced by reducing:
  - E. Instruction count
  - F. Clocks per instruction
  - G. Clock cycle time
  - H. Clock frequency
- 6. Structural hazards can be avoided by
  - A. adding stalls
  - B. forwarding
  - C. adding more hardware
  - D. register renaming
- 7. Vector processors are a type of
  - A. SISD processors
  - B. SIMD processors
  - C. MISD processors
  - D. MIMD processors
- 8. We can flush an instruction by
  - A. disabling its control signals
  - B. disabling IF/ID register
  - C. flushing IF/ID register
  - D. All of the above

- 9. If branch related calculations and decision making is done in execution stage then how many nops instructions are required after the branch instruction to avoid wrong fetching of next instruction.
  - Α
  - B. 2
  - C. 3
  - D. 4
- 10. Allowing jumps branches, and ALU instructions to take fewer stages/cycles than the five required by the load instruction will
  - A. increase pipeline performance
  - B. decrease pipeline performance
  - C. increase clock cycle time
  - D. decrease clock cycle time

## **Question 1b: True/False**

(Write true or false in front of each statement)

- 1. The global miss rate represents the fraction of memory accesses going from the processor to the main memory.
- 2. The introduction of a larger L2-cache reduces both the effective miss penalty and the average memory access time.
- 3. In MIMD Distributed architecture, the memory address space is shared.
- 4. We may need to add stall before branch instruction due to control hazard.

#### **Question 1c**

Fill in the following table by considering the given values

|   | Virtual Address | tual Address   Physical |      | VPN bits | PPN bits | Minimum bits in each Page |
|---|-----------------|-------------------------|------|----------|----------|---------------------------|
|   | bits            | Address bits            |      |          |          | table entry               |
| a | 32              | 26                      |      |          | 13       |                           |
| b |                 | 32                      |      | 21       |          | 17                        |
| С |                 |                         | 32kb | 25       |          | 21                        |

VPN: Virtual page number PPN: Physical page number

| Question 2[10]  Define each of the following cache optimization technique and explain how it improves the performance.  a. Critical word first |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| b. Merging arrays                                                                                                                              |  |
| c. Loop interchange                                                                                                                            |  |
| d. Trace caches                                                                                                                                |  |

# Question 3 [10]

| a cache of 512 blocks, a 2-word block size, and a 20-bit memory address. Calculate:                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The total number of sets for a direct-map cache:                                                                                                                  |
| The total number of sets for an 8-way set associate cache:                                                                                                        |
| How many total bits of storage(tag+ data +valid) are required for an 8-way set associate cache                                                                    |
| How many total bits of storage(tag+ data +valid) are required for a fully associative cache:                                                                      |
| In case of an 8-way set associate cache, Into what set would bytes with each of the following addresses be stored  Set number (decimal)  1100 1111 0011 0011 0100 |
|                                                                                                                                                                   |

# Question 4 [10]

| Let us consider a computer with a L1 cache and L2 cache memory hierarchy with the following parameters: Processor Clock Frequency = <b>1 GHz</b> ; Hit Time L1 = 1 clock cycle; Hit Rate L1= 90%; Hit Time L2 = 15 clock cycles; Hit Rate L2= 80%; Miss Penalty L2= 50 clock cycles; |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Total Memory Accesses Per Instruction = 1.5; CPI exec = 2                                                                                                                                                                                                                            |
| 1. How much is the AMAT?                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                      |
| 2. If we want to improve the AMAT by 20 % by improving hit rate of L2 then what should be the miss rate of L2?                                                                                                                                                                       |
| 3. How much is the impact on CPU time of the L2 cache with respect to an IDEAL L2 cache that never miss?                                                                                                                                                                             |
| Let us assume to introduce an L3 cache with Hit time L3 = 25 clock cycles and Hit Rate L3 = 92%.  4. How much is Miss Penalty of L2?                                                                                                                                                 |
| 5. How much is the new AMAT?                                                                                                                                                                                                                                                         |

# Question 5 [6+6+8]

| Code                | Instructions                                                                                |
|---------------------|---------------------------------------------------------------------------------------------|
| Loop: ld R2,100(R6) | ALU operations take 1 cycle in execution and no cycle in memory.                            |
| st R2,200(R6)       | Beq takes one cycle in each stage                                                           |
| ld R2,300(R6)       | <ul> <li>Memory operations take 2 cycles in memory stage</li> </ul>                         |
| , , ,               | <ul> <li>There is no register renaming</li> </ul>                                           |
| addi R2,R2,10       | <ul> <li>Instructions are fetched in order however decode, execution,</li> </ul>            |
| st R2,300(R6)       | memory and writeback can be out of order.                                                   |
| addi R6,R6,4        | <ul> <li>An instruction will only enter the execution stage if it does not cause</li> </ul> |
| beq R6, R7, Loop    | a RAW, WAR or WAW hazard                                                                    |
| •                   | o There is only one unit in each stage so only one instruction can                          |
|                     | enter a stage at a time, and in case multiple instructions are ready,                       |
|                     | the oldest one will go first                                                                |
|                     | <ul> <li>Forwarding is implemented</li> </ul>                                               |

**a.** Fill in the following table pointing for each instruction, the pipeline stages activated in each clock cycle. For example instruction 1 is fetched in  $1^{st}$  cycle, decoded in  $2^{nd}$  as shown below

| Cycle<br>Inst | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 1 0 | 1 | 1 2 | 1 3 | 1<br>4 | 1 5 | 1 6 | 1<br>7 | 1 8 | 1 9 | 2 0 | 2 | 2 2 | 2 3 | 2 4 | 2 5 | 2 6 | 2 7 | 2 8 | 2 9 | 3 0 |
|---------------|---|---|---|---|---|---|---|---|---|-----|---|-----|-----|--------|-----|-----|--------|-----|-----|-----|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| (1)           | F | D |   |   |   |   |   |   |   |     |   |     |     |        |     |     |        |     |     |     |   |     |     |     |     |     |     |     |     |     |
| (2)           |   |   |   |   |   |   |   |   |   |     |   |     |     |        |     |     |        |     |     |     |   |     |     |     |     |     |     |     |     |     |
| (3)           |   |   |   |   |   |   |   |   |   |     |   |     |     |        |     |     |        |     |     |     |   |     |     |     |     |     |     |     |     |     |
| (4)           |   |   |   |   |   |   |   |   |   |     |   |     |     |        |     |     |        |     |     |     |   |     |     |     |     |     |     |     |     |     |
| (5)           |   |   |   |   |   |   |   |   |   |     |   |     |     |        |     |     |        |     |     |     |   |     |     |     |     |     |     |     |     |     |
| (6)           |   |   |   |   |   |   |   |   |   |     |   |     |     |        |     |     |        |     |     |     |   |     |     |     |     |     |     |     |     |     |
| (7)           |   |   |   |   |   |   |   |   |   |     |   |     |     |        |     |     |        |     |     |     |   |     |     |     |     |     |     |     |     |     |

- **b.** Consider the given program to be executed on 2-issue superscalar processor with following specification.
  - o There are two generic execution units
  - o Memory type instructions take 2 cycles in execution
  - o Forwarding is implemented
  - o In case of false dependencies, write back should be in order. No need to wait in decode stage

#### Show two iterations of the above code

| Cycle<br>No. | IF |  | I | D | E | X | ME | M | WB |  |  |
|--------------|----|--|---|---|---|---|----|---|----|--|--|
| 1            |    |  |   |   |   |   |    |   |    |  |  |
| 2            |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |
|              |    |  |   |   |   |   |    |   |    |  |  |

| c. | Your task is to do d | ynamic scheduling | based on Tomasulo a | <b>lgorithms</b> . There are |
|----|----------------------|-------------------|---------------------|------------------------------|
|----|----------------------|-------------------|---------------------|------------------------------|

- o 2 LOAD/STORE Functional Units (LDU1, LDU2) with latency of 4 cycles
- o 2 ALU/BR Function Units (ALU1, ALU2) with latency 2 cycles
- o 2 RESERVATION STATIONS (add1, add2) for ALU/BR operation
- o 2 Buffers for LOAD/STORE (Load1, Load2)

Moreover you have to identify:

- o Structural hazards for RS in ISSUE phase
- o RAW hazards in START EXECUTE phase

Show a single iteration of the loop using Tomsula

| Instruction status:                                                                                                         | Issue | Exec<br>Start | Exec<br>Comp | Write<br>Result |
|-----------------------------------------------------------------------------------------------------------------------------|-------|---------------|--------------|-----------------|
| Loop: ld R2,100(R6)<br>st R2,200(R6)<br>ld R2,300(R6)<br>addi R2,R2,10<br>st R2,300(R6)<br>addi R6,R6,4<br>beq R6, R7, Loop |       |               |              |                 |

## Reservation Stations:



Register result status:

R1 R2 R3 R4 R5 R6 R7 ...